Search

Wen Lin Phones & Addresses

  • New York, NY
  • 135 Penn St, Allentown, PA 18102 (610) 770-3990
  • Philadelphia, PA
  • Germansville, PA
  • Whitehall, PA
  • Osage Beach, MO
  • Lehighton, PA

Professional Records

Medicine Doctors

Wen Lin Photo 1

Wen J. Lin

View page
Specialties:
Pediatrics, Neonatal-Perinatal Medicine
Work:
Wen-Jung Lin MD
515 South Dr STE 14, Mountain View, CA 94040
(650) 966-1448 (phone), (650) 966-8107 (fax)
Education:
Medical School
Chung Shan Med And Dental Coll, Taiching, Taiwan
Graduated: 1976
Conditions:
Acute Bronchitis
Acute Conjunctivitis
Acute Pharyngitis
Acute Sinusitis
Acute Upper Respiratory Tract Infections
Languages:
Chinese
English
Tagalog
Description:
Dr. Lin graduated from the Chung Shan Med And Dental Coll, Taiching, Taiwan in 1976. He works in Mountain View, CA and specializes in Pediatrics and Neonatal-Perinatal Medicine. Dr. Lin is affiliated with El Camino Hospital and OConnor Hospital.
Wen Lin Photo 2

Wen I Lin

View page
Specialties:
Urology
Education:
Kaohsiung Medical University (1968)
Wen Lin Photo 3

Wen Huey-Woan Lin

View page
Specialties:
Pediatrics
Radiology
Education:
The University of Texas at San Antonio (1993)

License Records

Wen Yauan Lin

License #:
0402025525
Category:
Professional Engineer License

Wen Hsing Lin

License #:
37819 - Active
Issued Date:
Mar 23, 1994
Expiration Date:
Jun 30, 2018
Type:
Fire Protection Engineer
Organization:
9F 5 ALLEY 38 LANE 218

Wen Lin

Address:
Philadelphia, PA 19149
License #:
CL190409 - Active
Category:
Cosmetology
Type:
Nail Technician

Resumes

Resumes

Wen Lin Photo 4

Wen Ya Lin New York, NY

View page
Work:
nvp chinese magazine

Mar 2012 to 2000
make up art

Education:
Chinese beauty school
New York, NY
2009 to 2010
hight school in make up art

Wen Lin Photo 5

Wen Wen Lin New York, NY

View page
Work:
Independant

2012 to 2000
Freelance Senior Handbag Accessory Designer

SOULCRAFT SOURCING & PURCHASING
Guangxi, China
Apr 2007 to Jul 2012
International Sourcing and Purchasing Manager

TOMMY HILFIGER HANDBAGS & SMALL GOODS, INC.
New York, NY
May 2005 to Aug 2005
Head Senior Accessory Designer for Womens and Mens Handbags and Small Goods

PEPE JEANS by M. LONDON INC
New York, NY
Jan 2005 to May 2005
Senior Accessory Designer For Handbags and Small Goods

CATINI BAGS, INC.- SUBDIVISION of LEE & MAN HOLDINGS
New York, NY
Dec 2003 to Jan 2005
Senior Accessory Designer For Handbags and Small Good

THE BETESH GROUP- MITZI INTL.
New York, NY
Jul 2003 to Dec 2003
Accessory Designer for Handbags and Small Goods

Education:
Parsons School of Design
New York, NY
1989 to 1993
BFA in Fashion Design

Skills:
Adobe Illustrator, Adobe Photoshop, MS Office

Business Records

Name / Title
Company / Classification
Phones & Addresses
Wen Lin
President
Omnispread Communications Inc
Mfg & Whol Wireless Data Communication Systems · Mfg Telephone/Telegraph Apparatus Whol Electronic Parts/Equipment
809 Bethlehem Pike, North Wales, PA 19454
PO Box 248, North Wales, PA 19477
(215) 654-9900
Wen Lin
President
Winkee Trading Company Inc
Ret Family Clothing Ret Hobbies/Toys/Games
1137 Elizabeth Ave, Elizabeth, NJ 07201
(908) 558-0918
Wen Lin
President
Golden East Garden Restaurant Inc
Chinese Restaurant
300 State Rte 18, East Brunswick, NJ 08816
(732) 257-3737
Wen D. Lin
Principal
V S Lin Construction Inc
Single-Family House Construction
217 Henry St, New York, NY 10002
Wen Lin
Principal
114 Yummy Taco Inc
Eating Place · Eating Places · Nonclassifiable Establishments
11404 Sutphin Blvd, Jamaica, NY 11434
Wen Lin
Principal
Yummy Yummy Chinese Restaurant
Eating Place
1437 E Vernon Rd, Philadelphia, PA 19150
Wen Lin
Office Manager
Lin, Sunco
Medical Doctor's Office
13625 Maple Ave, Flushing, NY 11355
Wen C. Lin
MIS Manager
Fantastic Industries, Inc.
Transportation/Trucking/Railroad · Whol Plastic Materials/Shapes Whol Industrial/Service Paper
100 Wesley White Dr, Carteret, NJ 07008
100 Wesley White Rd, Carteret, NJ 07008
PO Box 634, West Carteret, NJ 07008
(732) 680-1115

Publications

Us Patents

Simplified High Q Inductor Substrate

View page
US Patent:
6410974, Jun 25, 2002
Filed:
Mar 5, 2001
Appl. No.:
09/800049
Inventors:
Jerome Tsu-Rong Chu - Orlando FL
John D. LaBarre - Walnutport PA
Wen Lin - Allentown PA
Blair Miller - New Ringgold PA
Assignee:
Agere Systems Guardian Corp. - Orlando FL
International Classification:
H01L 2976
US Classification:
257531, 257328, 438369
Abstract:
The present invention provides for a method of manufacturing a simplified high Q inductor substrate and a semiconductor device having that substrate. The method for manufacturing the simplified high Q inductor substrate preferably includes forming a base substrate over a semiconductor wafer, wherein the base substrate has a given dopant concentration and then forming an epitaxial (EPI) layer over the base substrate. The EPI layer includes epitaxially forming a first doped region in the EPI layer over the base substrate and then epitaxially forming a second doped region in the EPI layer over the first doped region. The first doped region has a dopant concentration greater than the given dopant concentration of the base substrate, and the second doped region has a dopant concentration less than the first doped region.

Semiconductor Device Having A Doped Lattice Matching Layer And A Method Of Manufacture Therefor

View page
US Patent:
6737339, May 18, 2004
Filed:
Oct 24, 2001
Appl. No.:
10/003873
Inventors:
Wen Lin - Allentown PA
Charles W. Pearce - Emmaus PA
Assignee:
Agere Systems Inc. - Allentown PA
International Classification:
H01L 2120
US Classification:
438491, 438495, 438499, 117 94
Abstract:
The present invention provides a semiconductor device, a method of manufacture therefor, and an integrated circuit including the same. The semiconductor device may include a doped buried layer located over a doped substrate and a doped epitaxial layer located over the doped buried layer. The semiconductor device may further include a first doped lattice matching layer located between the substrate and the buried layer and a second doped lattice matching layer located between the doped buried layer and the doped epitaxial layer.

Systems And Methods Using A Representation Of A Stored Benefit To Facilitate A Transaction

View page
US Patent:
6839683, Jan 4, 2005
Filed:
Feb 15, 2000
Appl. No.:
09/504180
Inventors:
Jay S. Walker - Ridgefield CT, US
Wen Yan Lin - New York NY, US
James A. Jorasch - Stamford CT, US
Magdalena Mik - Greenwich CT, US
Keith Bemer - New York NY, US
Timothy A. Palmer - Stamford CT, US
Joseph R. Rutledge - Easton CT, US
Marisa S. Doré - Stamford CT, US
Assignee:
Walker Digital, LLC - Stamford CT
International Classification:
G06F 1760
G06F 1700
US Classification:
705 14
Abstract:
Systems and methods are provided using a stored benefit to facilitate a transaction in which a buyer offers to purchase a product. According to one embodiment, offer information, including an offer amount, is received from a buyer. The offer information may be received, for example, via a Web page. An indication that the buyer is willing to redeem one or more stored benefits is also received. A stored benefit may be, for example, a token associated with the buyer when he or she applies for a service. A value associated with the stored benefit is determined, and the offer information is evaluated based on the offer amount, the value associated with the stored benefit, and an amount associated with a product. According to one embodiment, the offer information includes a product category, and the product provided to the buyer is determined based on the product category.

Semiconductor Device Having A Doped Lattice Matching Layer And A Method Of Manufacture Therefor

View page
US Patent:
6855991, Feb 15, 2005
Filed:
Mar 31, 2004
Appl. No.:
10/814680
Inventors:
Wen Lin - Allentown PA, US
Charles W. Pearce - Emmaus PA, US
Assignee:
Agere Systems Inc. - Allentown PA
International Classification:
H01L031/119
US Classification:
257376, 257385, 257492, 257493, 438491, 438495, 438499
Abstract:
The present invention provides a semiconductor device, a method of manufacture therefor, and an integrated circuit including the same. The semiconductor device may include a doped buried layer located over a doped substrate and a doped epitaxial layer located over the doped buried layer. The semiconductor device may further include a first doped lattice matching layer located between the substrate and the buried layer and a second doped lattice matching layer located between the doped buried layer and the doped epitaxial layer.

Method Of Improving A Surface Of A Semiconductor Substrate

View page
US Patent:
7524739, Apr 28, 2009
Filed:
Feb 22, 2007
Appl. No.:
11/677871
Inventors:
Wen Lin - Emmaus PA, US
Assignee:
S.O.I.Tec Silicon on Insulator Technologies - Bernin
International Classification:
H01L 21/20
H01L 21/36
US Classification:
438479, 438478, 438481, 438482, 257E21001, 257E21598
Abstract:
The invention relates to a method of improving a surface of a semiconductor substrate which is at least partially made of silicon. Defects present in or on the semiconductor substrate can be really repaired to provide a semiconductor substrate with a high surface quality. This is achieved by a selective epitaxial deposition in the at least one hole in the surface of the semiconductor substrate. Generally, the deposition step is preceded by an etching step which removes the defects and leaves behind at least one hole that can be plugged or filled with the selective epitaxial deposition of silicon to repair the substrate.

Method, Computer Product, And Apparatus For Facilitating The Provision Of Opinions To A Shopper From A Panel Of Peers

View page
US Patent:
7526440, Apr 28, 2009
Filed:
Jun 9, 2004
Appl. No.:
10/864834
Inventors:
Jay S. Walker - Ridgefield CT, US
Wen Y. Lin - New York NY, US
Russell P. Sammon - Pacifica CA, US
Norman C. Gilman - New York NY, US
Geoffrey M. Gelman - Stamford CT, US
Dean P. Alderucci - Westport CT, US
Assignee:
Walker Digital, LLC - Stamford CT
International Classification:
G06Q 30/00
US Classification:
705 26, 705 27
Abstract:
In accordance with one or more embodiments, a system determines an image, selects a panel of participants, and outputs the image to each of the participants of the panel of participants. The image may be an image of a garment a shopper is considering purchasing, an image of the shopper wearing the garment, or an image of a virtual model of the shopper combined with an image of the garment. The panel of participants may be selected based on a characteristic associated with the shopper. The image may be output to the panel of participants along with a request for an opinion regarding the garment (e. g. , “Buy It” or “Don't Buy It”). The responses may be collected from the participants and an indication of the results may be output to the shopper.

System And Method Of Detecting A Phase, A Frequency And An Arrival-Time Difference Between Signals

View page
US Patent:
7639048, Dec 29, 2009
Filed:
Jul 28, 2005
Appl. No.:
11/815377
Inventors:
Wen T. Lin - Spring House PA, US
Assignee:
Keystone Semiconductor, Inc. - Spring House PA
International Classification:
H03D 13/00
US Classification:
327 3, 327 7
Abstract:
A system and method for detecting a phase and a frequency and an arrival-time difference between two signals ( and ) that minimizes delay and jitter, and has stable operation even when the two signals ( and ) are essentially identical. The system includes two single-ended charge-pump (), phase-frequency detection (PFD) circuits (). The first PFD is stable when a reference signal, supplied to a polarity determining flip-flop, leads the signal to be synchronized. A second, complementary, PFD circuit is stable, but has an inverted polarity output, when the signal to be synchronized, supplied to a polarity determining flip-flop, leads the reference signal. A polarity-selection logic-circuit () ensures that the first activated PFD controls the polarity a single-ended charge pump () for a time-period determined by the delay between the activation of the polarity determining and non-polarity determining flip-flops of the selected PFD.

Depletion-Mode Mosfet Circuit And Applications

View page
US Patent:
7817459, Oct 19, 2010
Filed:
Jan 24, 2008
Appl. No.:
12/019391
Inventors:
Wen T. Lin - Ambler PA, US
Assignee:
Keystone Semiconductor Inc. - Spring House PA
International Classification:
G11C 11/00
US Classification:
365154, 365156
Abstract:
Positive logic circuits, systems and methods using MOSFETs operated in a depletion-mode, including electrostatic discharge protection circuits (ESD), non-inverting latches and buffers, and one-to-three transistor static random access memory cells. These novel circuits supplement enhancement-mode MOSFET technology and are also intended to improve the reliability of the complementary metal-oxide-semiconductor (CMOS) integrated circuit (IC) products.

Isbn (Books And Publications)

Computer Organization and Assembly Language Programming for the PDP-11 and VAX-11

View page
Author

Wen C. Lin

ISBN #

0060440619

Handbook of Digital System Design for Scientists and Engineers: Design with Analog, Digital and LSI

View page
Author

Wen C. Lin

ISBN #

0849306701

Handbook of Digital System Design

View page
Author

Wen C. Lin

ISBN #

0849342724

Wen D Lin from New York, NY, age ~52 Get Report